

#### PRELIMINARY DATA SHEET

# SKY13488: 0.4-3.8 GHz SP12T MIPI® Antenna Switch Module

# **Applications**

- 2G/3G/4G multimode cellular handsets (LTE, UMTS, CDMA2000, EDGE, GSM, TDD-LTE, TD-SCDMA)
- Embedded data cards

#### **Features**

- Dedicated Band 7 TRX ports: 0.7 dB insertion loss @ 2.7 GHz
- High isolation and linearity
- Broadband frequency range: 0.4 to 3.8 GHz
- Ten linear TRX ports: B13 2fo <-81 dBm
- Integrated low and high band GSM harmonic filters
- Integrated MIPI interface
- External MIPI select pin to enable multiple trigger controls
- Small MCM (20-pin, 2.5 x 2.5 x 0.8 mm) package (MSL3, 260 °C per JEDEC J-STD-020)



Skyworks Green<sup>™</sup> products are compliant with all applicable legislation and are halogen-free. For additional information, refer to *Skyworks Definition of Green* <sup>™</sup>, document number SQ04-0074.



Figure 2. SKY13488 Pinout – 20-Pin MCM (Top View)



Figure 1. SKY13488 Block Diagram

# **Description**

The SKY13488 is a Single Pole, Twelve Throw (SP12T) antenna switch with an integrated Mobile Industry Processor Interface (MIPI) controller. Using an advanced switching technology, the SKY13488 maintains low insertion and high isolation, which makes it an ideal choice for UMTS, CDMA2000, EDGE, GSM, and LTE applications.

The design features two dedicated GSM transmit ports and three dedicated ultra low-loss TRX ports. The switch also has an excellent triple beat ratio and 2<sup>nd</sup>/3<sup>rd</sup> Order Intermodulation Distortion (IMD2/IMD3) performance.

Switching is controlled by the MIPI decoder. There is an external MIPI select pin that enables how the switch responds to power mode triggers. When this pin is grounded, the switch responds to any of the power mode triggers. When this pin is left open, the switch responds to individual power mode triggers.

No external DC blocking capacitors are required on the RF paths as long as no DC voltage is applied.

The SKY13488 is manufactured in a compact, 2.5 x 2.5 x 0.8 mm, 22-pin surface mount Multi-Chip Module (MCM) package.

A functional block diagram is shown in Figure 1. The pin configuration and package are shown in Figure 2. Signal pin assignments and functional pin descriptions are provided in Table 1.

**Table 1. SKY13488 Signal Descriptions** 

| Pin# | Name        | Description                                                                                                                                                                                                            | Pin# | Name  | Description                                                                                                                                                  |
|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | ANT         | Antenna port                                                                                                                                                                                                           | 11   | TRX2  | Ultra low-loss 3G WCDMA transmit/receive port 2. This pin either connected directly to or is disconnected from pin 1, depending on the applied control data. |
| 2    | TRX6        | 3G WCDMA transmit/receive port 6. This pin either connected directly to or is disconnected from pin 1, depending on the applied control data.                                                                          | 12   | TRX1  | Ultra low-loss 3G WCDMA transmit/receive port 1. This pin either connected directly to or is disconnected from pin 1, depending on the applied control data. |
| 3    | TRX5        | 3G WCDMA transmit/receive port 5. This pin either connected directly to or is disconnected from pin 1, depending on the applied control data.                                                                          | 13   | TRX10 | 3G WCDMA transmit/receive port 10. This pin either connected directly to or is disconnected from pin 1, depending on the applied control data.               |
| 4    | TRX4        | Ultra low-loss 3G WCDMA transmit/receive port 4. This pin either connected directly to or is disconnected from pin 1, depending on the applied control data.                                                           | 14   | TRX9  | 3G WCDMA transmit/receive port 9. This pin either connected directly to or is disconnected from pin 1, depending on the applied control data.                |
| 5    | TRX3        | Ultra low-loss 3G WCDMA transmit/receive port 3. This pin either connected directly to or is disconnected from pin 1, depending on the applied control data.                                                           | 15   | TRX8  | 3G WCDMA transmit/receive port 8. This pin either connected directly to or is disconnected from pin 1, depending on the applied control data.                |
| 6    | MIPI_SELECT | MIPI interface select. When this pin is grounded, the switch responds to any of the power mode triggers. When this pin is left open, the switch is RFFE MIPI compliant and responds to individual power mode triggers. | 16   | TRX7  | 3G WCDMA transmit/receive port 7. This pin either connected directly to or is disconnected from pin 1, depending on the applied control data.                |
| 7    | VDD         | DC power supply                                                                                                                                                                                                        | 17   | GND   | Ground                                                                                                                                                       |
| 8    | VIO         | MIPI decoder enable/reference voltage                                                                                                                                                                                  | 18   | ТХНВ  | GSM transmit high band. This pin either connected directly to or is disconnected from pin 1, depending on the applied control data.                          |
| 9    | SDATA       | Data input/output                                                                                                                                                                                                      | 19   | TXLB  | GSM transmit low band. This pin either connected directly to or is disconnected from pin 1, depending on the applied control data.                           |
| 10   | SCLK        | Clock signal                                                                                                                                                                                                           | 20   | GND   | Ground                                                                                                                                                       |
|      |             |                                                                                                                                                                                                                        |      |       |                                                                                                                                                              |

Note: Bottom ground paddles must be connected to ground.

**Table 2. SKY13488 Absolute Maximum Ratings** 

| Parameter                             | Symbol | Minimum | Maximum | Units |
|---------------------------------------|--------|---------|---------|-------|
| Supply voltage                        | VDD    | 2.5     | 6.0     | V     |
| MIPI decoder enable/reference voltage | VIO    |         | 2       | V     |
| Clock signal voltage                  | SCLK   |         | VIO     | V     |
| Data signal voltage                   | SDATA  |         | VIO     | V     |
| RF input power, all TRXx pins         | Pin    |         | +31     | dBm   |
| Storage temperature                   | Тѕтс   | -55     | +150    | °C    |
| Operating temperature                 | Тор    | -30     | +90     | °C    |

**Note:** Exposure to maximum rating conditions for extended periods may reduce device reliability. There is no damage to device with only one parameter set at the limit and all other parameters set at or below their nominal value. Exceeding any of the limits listed here may result in permanent damage to the device.

**CAUTION**: Although this device is designed to be as robust as possible, Electrostatic Discharge (ESD) can damage this device. This device must be protected at all times from ESD. Static charges may easily produce potentials of several kilovolts on the human body or equipment, which can discharge without detection. Industry-standard ESD precautions should be used at all times.

# **Electrical and Mechanical Specifications**

The absolute maximum ratings of the SKY13488 are provided in Table 2. Electrical specifications are provided in Tables 3 and 4.

IMD2 and IMD3 test conditions for various frequencies are listed in Tables 5 and 6, respectively.

Triple Beat Ratio (TBR) test conditions for bands 2 and 5 are listed in Table 7.

Figure 3 illustrates the test setup used to measure intermodulation products. This industry standardized test is used to simulate the WCDMA Band 1 linearity of the antenna switch. A +20 dBm Continuous Wave (CW) signal, fFUND, is sequentially applied to the TRX1 through TRX10 ports, while a -15 dBm CW blocker signal, fBLK, is applied to the ANT port.

The resulting 3<sup>rd</sup> Order Intermodulation Distortion (IMD3), f<sub>RX</sub>, is measured over all phases of f<sub>FUND</sub>. The SKY13488 exhibits exceptional performance for all TRXx ports.

Table 8 describes the register content and programming read/write sequences. Refer to the *MIPI Alliance Specification for RF Front-End Control Interface (RFFE)*, v1.10 (26 July 2011) for additional information on MIPI programming sequences and MIPI bus specifications.

Figures 4 and 5 provide the timing diagrams for register write commands and read commands, respectively.

Table 9 provides the Register\_0 logic. Table 10 describes the register parameters and bit values.

Table 3. SKY13488 DC Electrical Specifications (Note 1) ( $V_{DD} = 2.85 \text{ V}$ ,  $T_{OP} = +25 \,^{\circ}\text{C}$ , Characteristic Impedance [Z<sub>0</sub>] = 50  $\Omega$ , Unless Otherwise Noted)

| Parameter                        | Symbol | Test Condition | Min       | Typical | Max       | Units                    |
|----------------------------------|--------|----------------|-----------|---------|-----------|--------------------------|
| Supply voltage                   | VDD    |                | 2.50      | 2.85    | 6.00      | V                        |
| Supply current, active mode      | IDD    |                |           | 45      | 80        | μΑ                       |
| Interface supply voltage         | VIO    |                | 1.65      | 1.80    | 1.95      | V                        |
| Interface signal:<br>High<br>Low | SDATA  |                | 0.8 × VIO |         | 0.2 × VIO | V<br>V                   |
| Control current: High Low        |        |                |           |         | 10<br>5   | μ <b>Α</b><br>μ <b>Α</b> |

Note 1: Performance is guaranteed only under the conditions listed in this Table.

Table 4. SKY13488 RF Electrical Specifications (Note 1) (1 of 2) ( $V_{DD}=2.85~V,\,T_{OP}=+25~^{\circ}C,\,Characteristic\,Impedance\,[Z_{O}]=50~\Omega,\,Unless\,Otherwise\,Noted)$ 

| Parameter                                             | Symbol   | Test Condition                                                                                                                | Min | Typical      | Max         | Units      |
|-------------------------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------|-----|--------------|-------------|------------|
| Operating frequency                                   | f        |                                                                                                                               | 0.7 |              | 2.7         | GHz        |
| Insertion loss                                        | IL       | TXLB, 824 to 915 MHz                                                                                                          |     | 1.25         |             | dB         |
|                                                       |          | TXHB, 1710 to 1910 MHz                                                                                                        |     | 1.25         |             | dB         |
|                                                       |          | TRXx ports:<br>824 to 915 MHz<br>1710 to 2170 MHz                                                                             |     | 0.50<br>0.65 |             | dB<br>dB   |
|                                                       |          | TRX4 to TRX10 ports,<br>1880 to 2690 MHz                                                                                      |     | 0.90         |             | dB         |
|                                                       |          | TRX1/2/3 ports:<br>1880 to 2690 MHz<br>3500 to 3800 MHz                                                                       |     | 0.7<br>1.1   |             | dB<br>dB   |
| Isolation (TRXx to any off TRXx port                  | Iso      | Up to 1.0 GHz                                                                                                                 | 35  |              |             | dB         |
| [non-adjacent ports])                                 |          | Up to 2.0 GHz                                                                                                                 | 30  |              |             | dB         |
|                                                       |          | Up to 2.7 GHz                                                                                                                 | 25  |              |             | dB         |
| Isolation (TRXx to any off TRXx port                  | lso      | Up to 1.0 GHz                                                                                                                 | 26  |              |             | dB         |
| [adjacent ports])                                     |          | Up to 2.0 GHz                                                                                                                 | 23  |              |             | dB         |
|                                                       |          | Up to 2.7 GHz                                                                                                                 | 20  |              |             | dB         |
| On state match                                        | VSWR     | Up to 2.7 GHz                                                                                                                 |     |              | 1.5:1       | _          |
| GSM harmonics:<br>High band                           | 2fo, 3fo | PIN = +33 dBm, 50 $\Omega$<br>PIN = +33 dBm, 5:1 VSWR                                                                         |     |              | –55<br>–45  | dBm<br>dBm |
| Low band                                              |          | $\begin{aligned} \text{PiN} &= +35 \text{ dBm}, 50 \ \Omega \\ \text{PiN} &= +35 \text{ dBm}, 5:1 \text{ VSWR} \end{aligned}$ |     |              | -55<br>-45  | dBm<br>dBm |
| TRXx harmonics                                        | 2fo, 3fo | $\begin{aligned} \text{PIN} &= +27 \text{ dBm}, 50 \ \Omega, \\ \text{f} &= 704 \text{ to } 2700 \text{ MHz} \end{aligned}$   |     |              | <b>-</b> 55 | dBm        |
|                                                       |          | PIN = +27 dBm,<br>5:1 VSWR,<br>f = 704 to 2700 MHz                                                                            |     |              | <b>–</b> 55 | dBm        |
| TRX1 through TRX10, band 13 2 <sup>nd</sup> harmonics | 2fo      | PIN = +25 dBm,<br>f = 787 MHz                                                                                                 |     | -81          |             | dBm        |

Table 4. SKY13488 RF Electrical Specifications (Note 1) (2 of 2) ( $V_{DD}=2.85$  V,  $T_{OP}=+25$  °C, Characteristic Impedance [ $Z_{O}=50$   $\Omega$ , Unless Otherwise Noted)

| Parameter                                                | Symbol | Test Condition                  | Min | Typical    | Max  | Units      |
|----------------------------------------------------------|--------|---------------------------------|-----|------------|------|------------|
| 2 <sup>nd</sup> Order Intermodulation Distortion         | IMD2   | See test conditions in Table 5  |     | -110       | -105 | dBm        |
| 3 <sup>rd</sup> Order Intermodulation Distortion         | IMD3   | See test conditions in Table 6  |     | -110       | -105 | dBm        |
| Triple Beat Ratio:<br>650 to 900 MHz<br>1710 to 2155 MHz | TBR    | See test conditions in Table 7  |     | +85<br>+85 |      | dBc<br>dBc |
| Turn-on time                                             | ton    | From application of VDD and VIO |     |            | 20   | μs         |
| Switching speed                                          | ts     | Port to port                    |     | 2          | 5    | μs         |

Note 1: Performance is guaranteed only under the conditions listed in this Table.

#### **Table 5. IMD2 Test Conditions**

| Band | Transmit<br>Frequency<br>(MHz) | Transmit Power<br>(dBm) | Frequency<br>Blocker, Low<br>(MHz) | Frequency<br>Blocker, High<br>(MHz) | Power Blocker<br>(dBm) | Receive Frequency<br>(MHz) |
|------|--------------------------------|-------------------------|------------------------------------|-------------------------------------|------------------------|----------------------------|
| 1    | 1950.0                         |                         | 190                                | 4090                                |                        | 2140.0                     |
| 2    | 1880.0                         |                         | 80                                 | 3840                                |                        | 1960.0                     |
| 4    | 1732.0                         | +20                     | 400                                | 3864                                | ]                      | 2132.0                     |
| 5    | 836.5                          | +20                     | 45                                 | 1718                                | <del>-</del> 15        | 881.5                      |
| 7    | 2535.0                         |                         | 120                                | 5187                                |                        | 2655.0                     |
| 8    | 897.0                          |                         | 45                                 | 1839                                |                        | 942.0                      |

## **Table 6. IMD3 Test Conditions**

| Band | Transmit Frequency<br>(MHz) | Transmit Power<br>(dBm) | Frequency Blocker<br>(MHz) | Power Blocker<br>(dBm) | Receive Frequency<br>(MHz) |
|------|-----------------------------|-------------------------|----------------------------|------------------------|----------------------------|
| 1    | 1950.0                      |                         | 1760.0                     |                        | 2140.0                     |
| 2    | 1880.0                      |                         | 1800.0                     |                        | 1960.0                     |
| 4    | 1732.0                      | . 20                    | 1332.0                     |                        | 2132.0                     |
| 5    | 836.5                       | +20                     | 791.5                      |                        | 881.5                      |
| 7    | 2535.0                      |                         | 2415.0                     |                        | 2655.0                     |
| 8    | 897.0                       |                         | 852.0                      |                        | 942.0                      |

# **Table 7. Triple Beat Ratio Test Conditions**

| Band | Transmit<br>Frequency 1<br>(MHz) | Transmit Power 1<br>(dBm) | Transmit<br>Frequency 2<br>(MHz) | Transmit Power 2<br>(dBm) | Frequency<br>Blocker @ ANT<br>(MHz) | Power<br>Blocker<br>(dBm) | TBR Product<br>Frequency<br>(MHz) |
|------|----------------------------------|---------------------------|----------------------------------|---------------------------|-------------------------------------|---------------------------|-----------------------------------|
| 2    | 1880.0                           | +21.5                     | 1881.0                           | +21.5                     | 1960.0                              | -30                       | 1960.0 ± 1                        |
| 5    | 836.5                            | +21.5                     | 881.5                            | +21.5                     | 881.5                               | -30                       | 881.5 ± 1                         |



Figure 3. 3rd Order Intermodulation Test Setup

**Table 8. Command Sequence Bit Definitions** 

|               |     | C11-    |    |           |         |           | Parity |     | Extended Operation |                |     |                   | '   KP(:       |     |
|---------------|-----|---------|----|-----------|---------|-----------|--------|-----|--------------------|----------------|-----|-------------------|----------------|-----|
| Туре          | SSC | C8      | C7 | C6-C5     | C4      | C3-C0     | Bits   | BPC | DA7(1)-<br>DA0(1)  | Parity<br>Bits | BPC | DA7(n)-<br>DA0(n) | Parity<br>Bits | ВРС |
| Reg0<br>Write | Y   | SA[3:0] | 1  | Data[6:5] | Data[4] | Data{3:0] | Y      | Y   | -                  | -              | -   | -                 | -              | -   |
| Reg<br>Write  | Y   | SA[3:0] | 0  | 10        | Addr[4] | Addr[3:0] | Y      | -   | Data[7:0]          | -              | -   | -                 | Y              | Y   |
| Reg<br>Read   | Y   | SA[3:0] | 0  | 11        | Addr[4] | Addr[3:0] | Y      | Y   | Data[7:0]          | Ι              | Ι   | -                 | Y              | Υ   |

Legend:

SSC = Sequence start command C = Command frame bits

DA = Data/address frame bits

 $\mathsf{BPC} = \mathsf{Bus}\;\mathsf{park}\;\mathsf{cycle}$ 

BC = Byte count (# of consecutive addresses)



**Figure 4. Register Write Command Timing Diagram** 



**Figure 5. Register Read Command Timing Diagram** 

Table 9. Register\_0 Truth Table

| Andrews Dath             |        |        |        | Registe | r_0 Bits |        |        |        |
|--------------------------|--------|--------|--------|---------|----------|--------|--------|--------|
| Antenna Path             | Bit[7] | Bit[6] | Bit[5] | Bit[4]  | Bit[3]   | Bit[2] | Bit[1] | Bit[0] |
| Sleep mode (standby)     | Х      | 0      | 0      | 0       | 0        | 0      | 0      | 0      |
| 2G transmit low band     | Х      | 0      | 0      | 0       | 1        | 0      | 1      | 0      |
| 2G transmit high band    | Х      | 0      | 0      | 0       | 1        | 0      | 0      | 0      |
| TRX1                     | Х      | 0      | 0      | 0       | 0        | 1      | 0      | 0      |
| TRX2                     | Х      | 0      | 0      | 0       | 0        | 1      | 0      | 1      |
| TRX3                     | Х      | 0      | 0      | 0       | 0        | 1      | 1      | 0      |
| TRX4                     | Х      | 0      | 0      | 0       | 0        | 1      | 1      | 1      |
| TRX5                     | Х      | 0      | 0      | 0       | 1        | 0      | 0      | 1      |
| TRX6                     | Х      | 0      | 0      | 0       | 1        | 0      | 1      | 1      |
| TRX7                     | Х      | 0      | 0      | 0       | 1        | 1      | 0      | 0      |
| TRX8                     | Х      | 0      | 0      | 0       | 0        | 0      | 0      | 1      |
| TRX9                     | Х      | 0      | 0      | 0       | 0        | 0      | 1      | 0      |
| TRX10                    | Х      | 0      | 0      | 0       | 0        | 0      | 1      | 1      |
| Isolation mode (warm-up) | Х      | 1      | 1      | 1       | 1        | 1      | 1      | 1      |

Table 10. Register Description and Programming (1 of 3)

| Registe     | r                |                          |                                                                                                   | D-4                 |
|-------------|------------------|--------------------------|---------------------------------------------------------------------------------------------------|---------------------|
| Name        | Address<br>(Hex) | Parameter                | Description                                                                                       | Default<br>(Binary) |
| Register_0  | 0000             | MODE_CTRL                | Bits[7:0]:                                                                                        | -                   |
|             |                  |                          | Switch control. See Table 8 for logic                                                             |                     |
|             |                  | SOFTWARE RESET           | Bit[7]:                                                                                           | 0                   |
|             |                  |                          | Resets all data to default values except for USID, GSID, or the contents of the PM_TRIG Register. |                     |
|             |                  |                          | 0 = Normal operation<br>1 = Software reset                                                        |                     |
|             |                  | COMMAND_FRAME_PARITY_ERR | Bit[6]:                                                                                           | 0                   |
|             |                  |                          | Command sequence received with parity error – discard command.                                    |                     |
|             |                  | COMMAND_LENGTH_ERR       | Bit[5]:                                                                                           | 0                   |
|             |                  |                          | Command length error.                                                                             |                     |
|             |                  | ADDRESS_FRAME_PARITY_ERR | Bit[4]:                                                                                           | 0                   |
| RFFE_STATUS | 001A             |                          | Address frame parity error =1.                                                                    |                     |
|             |                  | DATA_FRAME_PARITY_ERR    | Bit[3]:                                                                                           | 0                   |
|             |                  |                          | Data frame with parity error.                                                                     |                     |
|             |                  | READ_UNUSED_REG          | Bit[2]:                                                                                           | 0                   |
|             |                  |                          | Read command to an invalid address.                                                               |                     |
|             |                  | WRITE_UNUSED_REG         | Bit[1]:                                                                                           | 0                   |
|             |                  |                          | Write command to an invalid address.                                                              |                     |
|             |                  | BID_GID_ERR              | Bit[0]:                                                                                           | 0                   |
|             |                  |                          | Read command with a BROADCAST_ID (refer to the MIPI Alliance Specification) or GSID.              |                     |

Table 10. Register Description and Programming (2 of 3)

| Registe    | r                | <u> </u>       |                                                                                                                                                                                            | Default  |
|------------|------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| Name       | Address<br>(Hex) | Parameter      | Description                                                                                                                                                                                | (Binary) |
|            |                  | Reserved       | Bits[7:4]: Reserved                                                                                                                                                                        | 0000     |
| GROUP_SID  | 001B             | GSID           | Bits[3:0]:                                                                                                                                                                                 | 0000     |
|            |                  |                | Group slave ID                                                                                                                                                                             |          |
|            |                  | PWR_MODE       | Bits[7:6]:                                                                                                                                                                                 | 01       |
|            |                  |                | 00 = Normal operation (active)<br>01 = Default settings (startup)<br>10 = Low power (low power)<br>11 = Reserved                                                                           |          |
|            |                  | Trigger_Mask_2 | Bit[5]:                                                                                                                                                                                    | 0        |
|            |                  |                | If this bit is set, trigger 2 is disabled. When all triggers are disabled, if writing to a register that is associated with trigger 2, the data goes directly to the destination register. |          |
|            |                  | Trigger_Mask_1 | Bit[4]:                                                                                                                                                                                    | 0        |
| PM_TRIG    | 0010             |                | If this bit is set, trigger 1 is disabled. When all triggers are disabled, if writing to a register that is associated with trigger 1, the data goes directly to the destination register. |          |
| (Note 1)   | 001C             | Trigger_Mask_0 | Bit[3]:                                                                                                                                                                                    | 0        |
|            |                  |                | If this bit is set, trigger 0 is disabled. When all triggers are disabled, if writing to a register that is associated with trigger 0, the data goes directly to the destination register. |          |
|            |                  | Trigger_2      | Bit[2]:                                                                                                                                                                                    | 0        |
|            |                  |                | If this bit is set, data is loaded into the trigger 2 registers.                                                                                                                           |          |
|            |                  | Trigger_1      | Bit[1]:                                                                                                                                                                                    | 0        |
|            |                  |                | If this bit is set, data is loaded into the trigger 1 registers (unsupported).                                                                                                             |          |
|            |                  | Trigger_0      | Bit[0]:                                                                                                                                                                                    | 0        |
|            |                  |                | If this bit is set, data is loaded into the trigger 0 registers (unsupported).                                                                                                             |          |
| PRODUCT_ID | 001D             | PRODUCT_ID     | Bits[7:0]:                                                                                                                                                                                 | 01011111 |
|            |                  |                | This is a read-only register. However, during the programming of the Unique Slave Identifier (USID), a write command sequence is performed on this register but the value is not changed.  |          |

**Table 10. Register Description and Programming (3 of 3)** 

| Register        |                  |                 |                                                             | D-fH                |
|-----------------|------------------|-----------------|-------------------------------------------------------------|---------------------|
| Name            | Address<br>(Hex) | Parameter       | Description                                                 | Default<br>(Binary) |
| MANUFACTURER_ID | 001E             | MANUFACTURER_ID | Bits[7:0]:                                                  | 10100101            |
|                 |                  |                 | Read-only register                                          |                     |
| MAN_USID        | 001F             | Reserved        | Bits[7:6]:                                                  | 00                  |
|                 |                  |                 | Reserved                                                    |                     |
|                 |                  | MANUFACTURER_ID | Bits[5:4]:                                                  | 01                  |
|                 |                  |                 | Read-only register                                          |                     |
|                 |                  | USID            | Bits[3:0]:                                                  | 1011                |
|                 |                  |                 | Programmable USID. A write to these bits programs the USID. |                     |

Note 1: Unlike the complete independence between triggers 0, 1, and 2, and also between the associated trigger masks 0, 1, and 2, respectively, as described in the MIPI RFFE Specification, this device uses additional interactions between the provided trigger functions.

The delayed application of updated data to all triggerable registers in this device may be accomplished using any of the three triggers (0, 1, or 2), provided that the particular trigger used is not currently masked off. If multiple triggers are enabled, any or all of those are sufficient to cause the data to be transferred from shadow registers to destination registers for all triggerable registers in the device.

It is also necessary to disable all three triggers (i.e., set all three trigger masks) to ensure that data written to any triggerable register will immediately be written to the destination register at the conclusion of the RFFE command sequence where the data is written.

## **Evaluation Board Description**

The SKY13488 Evaluation Board is used to test the performance of the SKY13488 SP12T Switch. An Evaluation Board schematic diagram is provided in Figure 6. A recommended ESD protection circuit diagram is provided in Figure 7. An assembly drawing for the Evaluation Board is shown in Figure 8.

### **Package Dimensions**

The PCB layout footprint for the SKY13488 is provided in Figure 9. Typical case markings are shown in Figure 10. Package dimensions for the 20-pin MCM are shown in Figure 11, and tape and reel dimensions are provided in Figure 12.

# **Package and Handling Information**

Since the device package is sensitive to moisture absorption, it is baked and vacuum packed before shipping. Instructions on the shipping container label regarding exposure to moisture after the container seal is broken must be followed. Otherwise, problems related to moisture absorption may occur when the part is subjected to high temperature during solder assembly.

The SKY13488 is rated to Moisture Sensitivity Level 3 (MSL3) at 260 °C. It can be used for lead or lead-free soldering. For additional information, refer to the Skyworks Application Note, *PCB Design and SMT Assembly/Rework Guidelines for MCM-L Packages*, document number 101752.

Care must be taken when attaching this product, whether it is done manually or in a production solder reflow environment. Production quantities of this product are shipped in a standard tape and reel format.

\*\*\* TBD \*\*\*

Figure 6. SKY13488 Evaluation Board Schematic





Figure 7. SKY13488 Recommended ESD Protection Circuits



Figure 8. SKY13488 Evaluation Board Assembly Diagram





All dimensions are in millimeters

S3313

Figure 9. SKY13488 PCB Layout Footprint (Top View)

Top View

\*\*\* TBD \*\*\*

Figure 10. Typical Part Markings (Top View)



Dimensioning and tolerancing according to ASME Y14.5M-1994

All measurements are in millimeters \$3311

Figure 11. SKY13488 20-Pin MCM Package Dimensions



Figure 12. SKY13488 Tape and Reel Dimensions

**S2730** 

### **Ordering Information**

| Model Name                                                    | Manufacturing Part Number | <b>Evaluation Board Part Number</b> |
|---------------------------------------------------------------|---------------------------|-------------------------------------|
| SKY13488 0.4-3.8 GHz SP12T Antenna Switch with MIPI Interface | SKY13488                  | *** TBD ***                         |

Copyright © 2013 Skyworks Solutions, Inc. All Rights Reserved.

Information in this document is provided in connection with Skyworks Solutions, Inc. ("Skyworks") products or services. These materials, including the information contained herein, are provided by Skyworks as a service to its customers and may be used for informational purposes only by the customer. Skyworks assumes no responsibility for errors or omissions in these materials or the information contained herein. Skyworks may change its documentation, products, services, specifications or product descriptions at any time, without notice. Skyworks makes no commitment to update the materials or information and shall have no responsibility whatsoever for conflicts, incompatibilities, or other difficulties arising from any future changes.

No license, whether express, implied, by estoppel or otherwise, is granted to any intellectual property rights by this document. Skyworks assumes no liability for any materials, products or information provided hereunder, including the sale, distribution, reproduction or use of Skyworks products, information or materials, except as may be provided in Skyworks Terms and Conditions of Sale

THE MATERIALS, PRODUCTS AND INFORMATION ARE PROVIDED "AS IS" WITHOUT WARRANTY OF ANY KIND, WHETHER EXPRESS, IMPLIED, STATUTORY, OR OTHERWISE, INCLUDING FITNESS FOR A PARTICULAR PURPOSE OR USE, MERCHANTABILITY, PERFORMANCE, QUALITY OR NON-INFRINGEMENT OF ANY INTELLECTUAL PROPERTY RIGHT; ALL SUCH WARRANTIES ARE HEREBY EXPRESSLY DISCLAIMED. SKYWORKS DOES NOT WARRANT THE ACCURACY OR COMPLETENESS OF THE INFORMATION, TEXT, GRAPHICS OR OTHER ITEMS CONTAINED WITHIN THESE MATERIALS. SKYWORKS SHALL NOT BE LIABLE FOR ANY DAMAGES, INCLUDING BUT NOT LIMITED TO ANY SPECIAL, INDIRECT, INCIDENTAL, STATUTORY, OR CONSEQUENTIAL DAMAGES, INCLUDING WITHOUT LIMITATION, LOST REVENUES OR LOST PROFITS THAT MAY RESULT FROM THE USE OF THE MATERIALS OR INFORMATION, WHETHER OR NOT THE RECIPIENT OF MATERIALS HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.

Skyworks products are not intended for use in medical, lifesaving or life-sustaining applications, or other equipment in which the failure of the Skyworks products could lead to personal injury, death, physical or environmental damage. Skyworks customers using or selling Skyworks products for use in such applications do so at their own risk and agree to fully indemnify Skyworks for any damages resulting from such improper use or sale.

Customers are responsible for their products and applications using Skyworks products, which may deviate from published specifications as a result of design defects, errors, or operation of products outside of published parameters or design specifications. Customers should include design and operating safeguards to minimize these and other risks. Skyworks assumes no liability for applications assistance, customer product design, or damage to any equipment resulting from the use of Skyworks products outside of stated published specifications or parameters.

Skyworks, the Skyworks symbol, and "Breakthrough Simplicity" are trademarks or registered trademarks of Skyworks Solutions, Inc., in the United States and other countries. Third-party brands and names are for identification purposes only, and are the property of their respective owners. Additional information, including relevant terms and conditions, posted at www.skyworksinc.com, are incorporated by reference.